Synthesis of 2-level combinatorial circuits with PKmin
cytuj
pobierz pliki
RIS BIB ENDNOTEChoose format
RIS BIB ENDNOTESynthesis of 2-level combinatorial circuits with PKmin
Publication date: 2012
Technical Transactions, 2012, Automatic Control Issue 1-AC (25) 2012, pp. 1 - 1
https://doi.org/10.4467/2353737XCT.14.007.1784Authors
Synthesis of 2-level combinatorial circuits with PKmin
In this paper a new design tool is presented that is useful in automated synthesis of combinatorial logic. PKmin program is devoted for synthesis of 2-level circuits composed of gates and PLAs, multi-level circuits and a functional decomposition of logical functions for LUT-based logic implementations in FPGA. It has been built on the basis of the research conducted at Cracow University of Technology. In the paper design algorithms implemented in PKmin are mutually compared. Then, an experimental efficiency comparison of gate and PLA-based 2-level synthesis with PKmin and Espresso design tools is reported.
Information: Technical Transactions, 2012, Automatic Control Issue 1-AC (25) 2012, pp. 1 - 1
Article type: Original article
Titles:
Synthesis of 2-level combinatorial circuits with PKmin
Synthesis of 2-level combinatorial circuits with PKmin
Katedra Automatyki i Technik Informacyjnych, Wydział Elektrotechniki i Inżynierii Komputerowej, Politechnika Krakowska; Katedra Komputerowych Systemów Automatyki, Instytut Technologii Komputerowych, Automatyki i Metrologii, Uniwersytet Narodowy „Lvivska Politechnika”
Zakład Rozwoju Regionalnego, Instytut Geografii, Wydział Oceanografii i Geografii, Uniwersytet Gdański, Bażyńskiego 4, 80-309 Gdańsk
Published at: 2012
Article status: Open
Licence: None
Percentage share of authors:
Article corrections:
-Publication languages:
PolishView count: 3512
Number of downloads: 2529