@article{64e90a64-8fa2-4acd-bc57-bf523c0deacc, author = {Zbigniew Kokosiński, Sławomir Wójcik}, title = {A comparison of SW/HW implementations of stream cipher encoders}, journal = {Czasopismo Techniczne}, volume = {2013}, number = {Automatyka Zeszyt 3-AC (11) 2013}, year = {2014}, issn = {0011-4561}, pages = {83-92},keywords = {stream cipher; coder; decoder; coder throughput; FPGA}, abstract = {In this paper, a new method of stream encoding and decoding is presented. It is developed on the basis of a derangement generator. Stream cipher D has been compared with other stream ciphers – E0, W7 and Phelix. Encoding and decoding algorithms have been implemented in C++ and VHDL programming languages. FPGA synthesis data has been reported for Spartan 3E and Virtex 4 devices from Xilinx. The hardware solution has been tested on the Digilent Nexys 2 500K board. Subsequently, comparative studies have been conducted for software and hardware coders, taking into account average coding time and average throughput for 16 input data files of different sizes. Conclusions resulting from the research are derived.}, doi = {10.4467/2353737XCT.14.059.3967}, url = {https://ejournals.eu/czasopismo/czasopismo-techniczne/artykul/a-comparison-of-sw-hw-implementations-of-stream-cipher-encoders} }